# **ESP32 Series**

# **Datasheet**

2.4 GHz Wi-Fi + Bluetooth® + Bluetooth LE SoC

# Including:

ESP32-DOWD-V3

ESP32-DOWDR2-V3

ESP32-U4WDH

ESP32-SOWD – Not Recommended for New Designs (NRND)

ESP32-DOWD - Not Recommended for New Designs (NRND)

ESP32-DOWDQ6 - Not Recommended for New Designs (NRND)

ESP32-DOWDQ6-V3 - Not Recommended for New Designs (NRND)



### **Product Overview**

ESP32 is a single 2.4 GHz Wi-Fi-and-Bluetooth combo chip designed with the TSMC low-power 40 nm technology. It is designed to achieve the best power and RF performance, showing robustness, versatility and reliability in a wide variety of applications and power scenarios.

The ESP32 series of chips includes ESP32-DOWD-V3, ESP32-DOWDR2-V3, ESP32-U4WDH, ESP32-SOWD (NRND), ESP32-DOWDQ6-V3 (NRND), ESP32-DOWDQ6 (NRND), among which,

- ESP32-SOWD (NRND), ESP32-DOWD (NRND), and ESP32-DOWDQ6 (NRND) are based on chip revision v1 or chip revision v1.1.
- ESP32-DOWD-V3, ESP32-DOWDR2-V3, ESP32-U4WDH, and ESP32-DOWDQ6-V3 (NRND) are based on chip revision v3.0 or chip revision v3.1.

For details on part numbers and ordering information, please refer to Section 1 ESP32 Series Comparison. For details on chip revisions, please refer to <u>ESP32 Chip Revision v3.0 User Guide</u> and <u>ESP32 Series SoC Errata</u>.

The functional block diagram of the SoC is shown below.



ESP32 Functional Block Diagram

### **Features**

### Wi-Fi

- 802.11b/g/n
- 802.11n (2.4 GHz), up to 150 Mbps
- WMM
- TX/RX A-MPDU, RX A-MSDU
- Immediate Block ACK
- Defragmentation
- Automatic Beacon monitoring (hardware TSF)
- 4 × virtual Wi-Fi interfaces
- Simultaneous support for Infrastructure Station, SoftAP, and Promiscuous modes
   Note that when ESP32 is in Station mode, performing a scan, the SoftAP channel will be changed.
- Antenna diversity

### Bluetooth®

- Compliant with Bluetooth v4.2 BR/EDR and Bluetooth LE specifications
- Class-1, class-2 and class-3 transmitter without external power amplifier
- Enhanced Power Control
- +9 dBm transmitting power
- NZIF receiver with -94 dBm Bluetooth LE sensitivity
- Adaptive Frequency Hopping (AFH)
- Standard HCI based on SDIO/SPI/UART
- High-speed UART HCI, up to 4 Mbps
- Bluetooth 4.2 BR/EDR and Bluetooth LE dual mode controller
- Synchronous Connection-Oriented/Extended (SCO/eSCO)
- CVSD and SBC for audio codec
- Bluetooth Piconet and Scatternet
- Multi-connections in Classic Bluetooth and Bluetooth LE
- Simultaneous advertising and scanning

### **CPU** and Memory

- Xtensa® single-/dual-core 32-bit LX6 microprocessor(s)
- CoreMark<sup>®</sup> score:
  - 1 core at 240 MHz: 504.85 CoreMark; 2.10 CoreMark/MHz

- 2 cores at 240 MHz: 994.26 CoreMark; 4.14 CoreMark/MHz
- 448 KB ROM
- 520 KB SRAM
- 16 KB SRAM in RTC
- QSPI supports multiple flash/SRAM chips

### **Clocks and Timers**

- Internal 8 MHz oscillator with calibration
- Internal RC oscillator with calibration
- External 2 MHz ~ 60 MHz crystal oscillator (40 MHz only for Wi-Fi/Bluetooth functionality)
- External 32 kHz crystal oscillator for RTC with calibration
- Two timer groups, including 2 × 64-bit timers and 1 × main watchdog in each group
- One RTC timer
- RTC watchdog

### **Advanced Peripheral Interfaces**

- 34 × programmable GPIOs
  - 5 strapping GPIOs
  - 6 input-only GPIOs
  - 6 GPIOs needed for in-package flash/PSRAM (ESP32-DOWDR2-V3, ESP32-U4WDH)
- 12-bit SAR ADC up to 18 channels
- 2 × 8-bit DAC
- 10 × touch sensors
- 4 × SPI
- 2 × I2S
- 2 × I2C
- 3 × UART
- 1 host (SD/eMMC/SDIO)
- 1 slave (SDIO/SPI)
- Ethernet MAC interface with dedicated DMA and IEEE 1588 support
- TWAI®, compatible with ISO 11898-1 (CAN Specification 2.0)
- RMT (TX/RX)
- Motor PWM
- LED PWM up to 16 channels

### **Power Management**

- Fine-resolution power control through a selection of clock frequency, duty cycle, Wi-Fi operating modes, and individual power control of internal components
- Five power modes designed for typical scenarios: Active, Modem-sleep, Light-sleep, Deep-sleep, Hibernation
- ullet Power consumption in Deep-sleep mode is 10  $\mu {\rm A}$
- Ultra-Low-Power (ULP) coprocessors
- RTC memory remains powered on in Deep-sleep mode

### Security

- Secure boot
- Flash encryption
- 1024-bit OTP, up to 768-bit for customers
- Cryptographic hardware acceleration:
  - AES
  - Hash (SHA-2)
  - RSA
  - ECC
  - Random Number Generator (RNG)

# **Applications**

With low power consumption, ESP32 is an ideal choice for IoT devices in the following areas:

- Smart Home
- Industrial Automation
- Health Care
- Consumer Electronics
- Smart Agriculture
- POS machines
- Service robot
- Audio Devices

- Generic Low-power IoT Sensor Hubs
- Generic Low-power IoT Data Loggers
- Cameras for Video Streaming
- Speech Recognition
- Image Recognition
- SDIO Wi-Fi + Bluetooth Networking Card
- Touch and Proximity Sensing

# 1 ESP32 Series Comparison

### 1.1 Nomenclature



Figure 1-1. ESP32 Series Nomenclature

## 1.2 Comparison

Table 1-1. ESP32 Series Comparison

|                            |                        |                            | In-Package              |         | VDD_SDIO    |
|----------------------------|------------------------|----------------------------|-------------------------|---------|-------------|
| Ordering code <sup>1</sup> | Core                   | Chip Revision <sup>2</sup> | Flash/PSRAM             | Package | Voltage     |
| ESP32-DOWD-V3              | Dual core              | v3.0/v3.1 <sup>4</sup>     | _                       | QFN 5*5 | 1.8 V/3.3 V |
| ESP32-DOWDR2-V3            | Dual core              | v3.0/v3.1 <sup>4</sup>     | 2 MB PSRAM              | QFN 5*5 | 3.3 V       |
| ESP32-U4WDH                | Dual core <sup>3</sup> | v3.0/v3.1 <sup>4</sup>     | 4 MB flash <sup>6</sup> | QFN 5*5 | 3.3 V       |
| ESP32-DOWDQ6-V3 (NRND)     | Dual core              | v3.0/v3.1 <sup>4</sup>     | _                       | QFN 6*6 | 1.8 V/3.3 V |
| ESP32-DOWD (NRND)          | Dual core              | v1.0/v1.1 <sup>5</sup>     | _                       | QFN 5*5 | 1.8 V/3.3 V |
| ESP32-DOWDQ6 (NRND)        | Dual core              | v1.0/v1.1 <sup>5</sup>     | _                       | QFN 6*6 | 1.8 V/3.3 V |
| ESP32-SOWD (NRND)          | Single core            | v1.0/v1.1 <sup>5</sup>     | _                       | QFN 5*5 | 1.8 V/3.3 V |

<sup>&</sup>lt;sup>1</sup> All above chips support Wi-Fi b/g/n + Bluetooth/Bluetooth LE Dual Mode connection. For details on chip marking and packing, see Section 5 Packaging.

- More than 100,000 program/erase cycles
- More than 20 years data retention time

<sup>&</sup>lt;sup>2</sup> Differences between ESP32 chip revisions and how to distinguish them are described in *ESP32 Series SoC Errata*.

<sup>&</sup>lt;sup>3</sup> ESP32-U4WDH will be produced as dual-core instead of single core. See PCN-2021-021 for more details.

<sup>&</sup>lt;sup>4</sup> The chips will be produced with chip revision v3.1 inside. See PCN20220901 for more details.

<sup>&</sup>lt;sup>5</sup> The chips will be produced with chip revision v1.1 inside. See PCN20220901 for more details.

<sup>&</sup>lt;sup>6</sup> The in-package flash supports:

### 2 Pins

# 2.1 Pin Layout



Figure 2-1. ESP32 Pin Layout (QFN 6\*6, Top View)



Figure 2-2. ESP32 Pin Layout (QFN 5\*5, Top View)

# 2.2 Pin Overview

Table 2-1. Pin Overview

| Name        | No. | Туре | Function  |                                 |                        |          |                |               |                  |           |      |
|-------------|-----|------|-----------|---------------------------------|------------------------|----------|----------------|---------------|------------------|-----------|------|
|             |     |      |           |                                 |                        | Analog   |                |               |                  |           |      |
| VDDA        | 1   | Р    | Analog p  | ower supply (2.                 | .3 V ~ 3.6 V)          |          |                |               |                  |           |      |
| LNA_IN      | 2   | 1/0  | RF input  | and output                      |                        |          |                |               |                  |           |      |
| VDD3P3      | 3   | Р    | Analog p  | og power supply (2.3 V ~ 3.6 V) |                        |          |                |               |                  |           |      |
| VDD3P3      | 4   | Р    | Analog p  | og power supply (2.3 V ~ 3.6 V) |                        |          |                |               |                  |           |      |
|             |     |      |           |                                 | VD                     | D3P3_RTC |                |               |                  |           |      |
| SENSOR_VP   | 5   | I    | GPI036,   | 36, ADC1_CHO, RTC_GPIOO         |                        |          |                |               |                  |           |      |
| SENSOR_CAPP | 6   | I    | GPI037,   | D37, ADC1_CH1, RTC_GPI01        |                        |          |                |               |                  |           |      |
| SENSOR_CAPN | 7   | I    | GPI038,   | O38, ADC1_CH2, RTC_GPIO2        |                        |          |                |               |                  |           |      |
| SENSOR_VN   | 8   | I    | GPI039,   | O39, ADC1_CH3, RTC_GPIO3        |                        |          |                |               |                  |           |      |
|             |     |      | High: On  | igh: On; enables the chip       |                        |          |                |               |                  |           |      |
| CHIP_PU     | 9   | I    | Low: Off; | the chip shuts                  | down                   |          |                |               |                  |           |      |
|             |     |      | Note: Do  | not leave the (                 | CHIP_PU pin floa       | nting.   |                |               |                  |           |      |
| VDET_1      | 10  | l    | GPI034,   | ADC1_CH6,                       | RTC_GPI04              |          |                |               |                  |           |      |
| VDET_2      | 11  | l    | GPI035,   | ADC1_CH7,                       | RTC_GPI05              |          |                |               |                  |           |      |
| 32K_XP      | 12  | 1/0  | GPI032,   | ADC1_CH4,                       | RTC_GPI09,             | TOUCH9,  | 32K_XP (32.768 | 3 kHz crystal | oscillator input | i)        |      |
| 32K_XN      | 13  | 1/0  | GPIO33,   | ADC1_CH5,                       | RTC_GPI08,             | TOUCH8,  | 32K_XN (32.768 | 3 kHz crystal | oscillator outp  | ut)       |      |
| GPIO25      | 14  | 1/0  | GPI025,   | ADC2_CH8,                       | RTC_GPI06,             | DAC_1,   | EMAC_RXDO      |               |                  |           |      |
| GPIO26      | 15  | 1/0  | GPI026,   | ADC2_CH9,                       | RTC_GPI07,             | DAC_2,   | EMAC_RXD1      |               |                  |           |      |
| GPIO27      | 16  | 1/0  | GPI027,   | ADC2_CH7,                       | RTC_GPI017,            | TOUCH7,  | EMAC_RX_DV     |               |                  |           |      |
| MTMS        | 17  | 1/0  | GPI014,   | ADC2_CH6,                       | RTC_GPI016,            | TOUCH6,  | EMAC_TXD2,     | HSPICLK,      | HS2_CLK,         | SD_CLK,   | MTMS |
| MTDI        | 18  | 1/0  | GPI012,   | ADC2_CH5,                       | RTC_GPI015,            | TOUCH5,  | EMAC_TXD3,     | HSPIQ,        | HS2_DATA2,       | SD_DATA2, | MTDI |
| VDD3P3_RTC  | 19  | Р    | Input pov | ver supply for F                | RTC IO (2.3 V $\sim$ 3 | 3.6 V)   |                |               |                  |           |      |
| MTCK        | 20  | 1/0  | GPI013,   | ADC2_CH4,                       | RTC_GPI014,            | TOUCH4,  | EMAC_RX_ER,    | HSPID,        | HS2_DATA3,       | SD_DATA3, | MTCK |
| MTDO        | 21  | 1/0  | GPI015,   | ADC2_CH3,                       | RTC_GPI013,            | TOUCH3,  | EMAC_RXD3,     | HSPICSO,      | HS2_CMD,         | SD_CMD,   | MTDO |

| Name       | No. | Туре | Function  |                   |                       |                         |                      |           |            |          |
|------------|-----|------|-----------|-------------------|-----------------------|-------------------------|----------------------|-----------|------------|----------|
| GPI02      | 22  | 1/0  | GPIO2,    | ADC2_CH2,         | RTC_GPI012,           | TOUCH2,                 |                      | HSPIWP,   | HS2_DATAO, | SD_DATAO |
| GPI00      | 23  | 1/0  | GPIOO,    | ADC2_CH1,         | RTC_GPIO11,           | TOUCH1,                 | EMAC_TX_CLK,         | CLK_OUT1, |            |          |
| GPIO4      | 24  | 1/0  | GPIO4,    | ADC2_CHO,         | RTC_GPI010,           | TOUCHO,                 | EMAC_TX_ER,          | HSPIHD,   | HS2_DATA1, | SD_DATA1 |
|            |     |      |           |                   | V                     | DD_SDIO                 |                      |           |            |          |
| GPIO16     | 25  | 1/0  | GPI016,   | HS1_DATA4,        | U2RXD,                | EMAC_CLK_               | TUC                  |           |            |          |
| VDD_SDIO   | 26  | Р    | Output p  | ower supply: 1.8  | V or the same         | voltage as VD[          | 03P3_RTC             |           |            |          |
| GPIO17     | 27  | 1/0  | GPI017,   | HS1_DATA5,        | U2TXD,                | EMAC_CLK_0              | OUT_180              |           |            |          |
| SD_DATA_2  | 28  | 1/0  | GPIO9,    | HS1_DATA2,        | U1RXD,                | SD_DATA2,               | SPIHD                |           |            |          |
| SD_DATA_3  | 29  | 1/0  | GPI010,   | HS1_DATA3,        | U1TXD,                | SD_DATA3,               | SPIWP                |           |            |          |
| SD_CMD     | 30  | 1/0  | GPIO11,   | HS1_CMD,          | U1RTS,                | SD_CMD,                 | SPICS0               |           |            |          |
| SD_CLK     | 31  | 1/0  | GPI06,    | HS1_CLK,          | U1CTS,                | SD_CLK,                 | SPICLK               |           |            |          |
| SD_DATA_0  | 32  | 1/0  | GPIO7,    | HS1_DATAO,        | U2RTS,                | SD_DATAO,               | SPIQ                 |           |            |          |
| SD_DATA_1  | 33  | 1/0  | GPI08,    | HS1_DATA1,        | U2CTS,                | SD_DATA1,               | SPID                 |           |            |          |
|            |     |      |           |                   | VDI                   | D3P3_CPU                |                      |           |            |          |
| GPI05      | 34  | 1/0  | GPIO5,    | HS1_DATA6,        | VSPICSO,              | EMAC_RX_C               | LK                   |           |            |          |
| GPIO18     | 35  | 1/0  | GPI018,   | HS1_DATA7,        | VSPICLK               |                         |                      |           |            |          |
| GPIO23     | 36  | 1/0  | GPI023,   | HS1_STROBE,       | VSPID                 |                         |                      |           |            |          |
| VDD3P3_CPU | 37  | Р    | Input pov | wer supply for C  | PU IO (1.8 V $\sim$ 3 | .6 V)                   |                      |           |            |          |
| GPI019     | 38  | 1/0  | GPI019,   | UOCTS,            | VSPIQ,                | EMAC_TXD0               |                      |           |            |          |
| GPI022     | 39  | 1/0  | GPI022,   | UORTS,            | VSPIWP,               | EMAC_TXD1               |                      |           |            |          |
| UORXD      | 40  | 1/0  | GPIO3,    | UORXD,            | CLK_OUT2              |                         |                      |           |            |          |
| UOTXD      | 41  | 1/0  | GPIO1,    | UOTXD,            | CLK_OUT3,             | EMAC_RXD2               |                      |           |            |          |
| GPI021     | 42  | 1/0  | GPI021,   |                   | VSPIHD,               | EMAC_TX_EN              | N                    |           |            |          |
|            |     |      |           |                   |                       | Analog                  |                      |           |            |          |
| VDDA       | 43  | Р    | • •       | ower supply (2.3  | 3 V ∼ 3.6 V)          |                         |                      |           |            |          |
| XTAL_N     | 44  | 0    |           | crystal output    |                       |                         |                      |           |            |          |
| XTAL_P     | 45  | I    |           | crystal input     |                       |                         |                      |           |            |          |
| VDDA       | 46  | Р    | 0 1       | ower supply (2.0  |                       |                         |                      |           |            |          |
| CAP2       | 47  | I    | Connects  | s to a 3.3 nF (10 | %) capacitor ar       | nd 20 k $\Omega$ resist | or in parallel to CA | AP1       |            |          |

10

Pins

| Name | No. | Туре | Function                                       |
|------|-----|------|------------------------------------------------|
| CAP1 | 48  | I    | Connects to a 10 nF series capacitor to ground |
| GND  | 49  | Р    | Ground                                         |

N

Regarding highlighted cells, see Section 2.2.1 Restrictions for GPIOs and RTC\_GPIOs.

For a quick reference guide to using the IO\_MUX, Ethernet MAC, and GPIO Matrix pins of ESP32, please refer to Appendix ESP32 Pin Lists.

#### Pin Mapping Between Chip and Flash/PSRAM 2.5

Table 2-5 lists the pin-to-pin mapping between the chip and the in-package flash/PSRAM. The chip pins listed here are not recommended for other usage.

For the data port connection between ESP32 and off-package flash/PSRAM please refer to Table 2-6.

Table 2-5. Pin-to-Pin Mapping Between Chip and In-Package Flash/PSRAM

| ESP32-U4WDH                                    | In-Package Flash (4 MB)                    |
|------------------------------------------------|--------------------------------------------|
| SD_DATA_1                                      | IOO/DI                                     |
| GPIO17                                         | IO1/DO                                     |
| SD_DATA_0                                      | IO2/WP#                                    |
| SD_CMD                                         | IO3/HOLD#                                  |
| SD_CLK                                         | CLK                                        |
| GPIO16                                         | CS#                                        |
| GND                                            | VSS                                        |
| VDD_SDIO <sup>1</sup>                          | VDD                                        |
|                                                |                                            |
| ESP32-DOWDR2-V3                                | In-Package PSRAM (2 MB)                    |
| ESP32-DOWDR2-V3 SD_DATA_1                      | In-Package PSRAM (2 MB) SIOO/SI            |
|                                                |                                            |
| SD_DATA_1                                      | SIOO/SI                                    |
| SD_DATA_1<br>SD_DATA_0                         | SIOO/SI<br>SIO1/SO                         |
| SD_DATA_1 SD_DATA_0 SD_DATA_3                  | SI00/SI<br>SI01/S0<br>SI02                 |
| SD_DATA_1 SD_DATA_0 SD_DATA_3 SD_DATA_2        | SIOO/SI<br>SIO1/SO<br>SIO2<br>SIO3         |
| SD_DATA_1 SD_DATA_0 SD_DATA_3 SD_DATA_2 SD_CLK | SIOO/SI<br>SIO1/SO<br>SIO2<br>SIO3<br>SCLK |

Table 2-6. Pin-to-Pin Mapping Between Chip and Off-Package Flash/PSRAM

| Chip Pin                   | Off-Package Flash |
|----------------------------|-------------------|
| SD_DATA_1/SPID             | IOO/DI            |
| SD_DATA_O/SPIQ             | IO1/DO            |
| SD_DATA_3/SPIWP            | IO2/WP#           |
| SD_DATA_2/SPIHD            | IO3/HOLD#         |
| SD_CLK                     | CLK               |
| SD_CMD                     | CS#               |
| GND                        | VSS               |
| VDD_SDIO                   | VDD               |
| Chip Pin                   | Off-Package PSRAM |
| SD_DATA_1                  | SIOO/SI           |
| SD_DATA_0                  | SIO1/SO           |
| SD_DATA_3                  | SIO2              |
| SD_DATA_2                  | SIO3              |
| SD_CLK/GPI017 <sup>3</sup> | SCLK              |

Cont'd on next page

Table 2-6 - cont'd from previous page

| Chip Pin            | Off-Package PSRAM |
|---------------------|-------------------|
| GPI016 <sup>2</sup> | CE#               |
| GND                 | VSS               |
| VDD_SDIO            | VDD               |

#### Note:

- 1. As the in-package flash/PSRAM in ESP32-U4WDH/ESP32-D0WDR2-V3 operates at 3.3 V, VDD\_SDIO must be powered by VDD3P3\_RTC via a 6  $\Omega$  resistor. See Figure 2-3 ESP32 Power Scheme.
- 2. If GPI016 is used to connect to PSRAM's CE# signal, please add a pull-up resistor at the GPI016 pin. See <u>ESP32-WROVER-E Datasheet</u> > Figure Schematics of ESP32-WROVER-E.
- 3. SD\_CLK and GPIO17 pins are available to connect to the SCLK signal of external PSRAM.
  - If SD\_CLK pin is selected, one GPIO (i.e., GPIO17) will be saved. The saved GPIO can be used for other purposes. This connection has passed internal tests, but relevant certification has not been completed.
  - Or GPI017 pin is used to connect to the SCLK signal. This connection has passed relevant certification, see certificates for ESP32-WROVER-E.

Please select the proper pin for your specific applications.

#### RTC and Low-power Management 3.3

#### Power Management Unit (PMU) 3.3.1

With the use of advanced power-management technologies, ESP32 can switch between different power modes.

- Power modes
  - Active mode: The chip radio is powered up. The chip can receive, transmit, or listen.
  - Modem-sleep mode: The CPU is operational and the clock is configurable. The Wi-Fi/Bluetooth baseband and radio are disabled.
  - Light-sleep mode: The CPU is paused. The RTC memory and RTC peripherals, as well as the ULP coprocessor are running. Any wake-up events (MAC, SDIO host, RTC timer, or external interrupts) will wake up the chip.
  - Deep-sleep mode: Only the RTC memory and RTC peripherals are powered up. Wi-Fi and Bluetooth connection data are stored in the RTC memory. The ULP coprocessor is functional.
  - Hibernation mode: The internal 8 MHz oscillator and ULP coprocessor are disabled. The RTC recovery memory is powered down. Only one RTC timer on the slow clock and certain RTC GPIOs are active. The RTC timer or the RTC GPIOs can wake up the chip from the Hibernation mode.

| Power mode          |             | Power Consumption          |                     |                        |
|---------------------|-------------|----------------------------|---------------------|------------------------|
|                     |             | Please refer to            |                     |                        |
| Active (RF working) |             | Wi-Fi/BT Tx packet         |                     | Table 4-4 for details. |
|                     |             | Wi-Fi/BT Rx and listen     | ing                 | Table 4-4 for details. |
| Modem-sleep         |             | *<br>240 MHz               | Dual-core chip(s)   | 30 mA ~ 68 mA          |
|                     |             | 240 IVINZ                  | Single-core chip(s) | N/A                    |
|                     | The CPU is  | *<br>160 MHz               | Dual-core chip(s)   | 27 mA ~ 44 mA          |
|                     | powered up. | 100 IVITIZ                 | Single-core chip(s) | 27 mA ~ 34 mA          |
|                     |             | Normal speed: 80 MHz       | Dual-core chip(s)   | 20 mA ~ 31 mA          |
|                     |             | Normai speed: 60 Minz      | Single-core chip(s) | 20 mA ~ 25 mA          |
| Light-sleep         |             | -                          |                     |                        |
|                     | Th          | e ULP coprocessor is pov   | 150 μΑ              |                        |
| Deep-sleep          |             | 100 μA @1% duty            |                     |                        |
|                     |             | 10 μΑ                      |                     |                        |
| Hibernation         |             | 5 μΑ                       |                     |                        |
| Power off           | CHIP_PU is  | set to low level, the chip | is powered down.    | 1 μΑ                   |

Table 3-2. Power Consumption by Power Modes

- \* Among the ESP32 series of SoCs, ESP32-D0WD-V3, ESP32-D0WDR2-V3, ESP32-U4WDH, ESP32-D0WD (NRND), ESP32-DOWDQ6 (NRND), and ESP32-DOWDQ6-V3 (NRND) have a maximum CPU frequency of 240 MHz, ESP32-SOWD (NRND) has a maximum CPU frequency of 160 MHz.
- When Wi-Fi is enabled, the chip switches between Active and Modem-sleep modes. Therefore, power consumption changes accordingly.
- In Modem-sleep mode, the CPU frequency changes automatically. The frequency depends on the CPU load and the peripherals used.

### **Electrical Characteristics**

#### 4.1 **Absolute Maximum Ratings**

Stresses above those listed in Table 4-1 Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and normal operation of the device at these or any other conditions beyond those indicated in Section 4.2 Recommended Power Supply Characteristics is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Parameter Description Unit Min Max VDDA, VDD3P3, VDD3P3 RTC, V Allowed input voltage -0.33.6 VDD3P3\_CPU, VDD\_SDIO  $I_{output}^{1}$ Cumulative IO output current 1200 mΑ °C 150  $T_{STORE}$ Storage temperature -40

Table 4-1. Absolute Maximum Ratings

#### 4.2 **Recommended Power Supply Characteristics**

Unit Parameter Description Max Min Тур VDDA, VDD3P3\_RTC note 1, VDD3P3, Voltage applied to power supply 2.3/3.0 note 3 3.3 3.6 V VDD\_SDIO (3.3 V mode) note 2 pins per power domain VDD3P3 CPU Voltage applied to power supply pin 3.3 3.6 V 1.8 Current delivered by external power 0.5  $|V_{DD}|$ Α supply T note 4

Table 4-2. Recommended Power Supply Characteristics

- 1. When writing eFuse, VDD3P3\_RTC should be at least 3.3 V.
- VDD SDIO works as the power supply for the related IO, and also for an external device. Please refer to the Appendix IO MUX of this datasheet for more details.

Operating temperature

- VDD\_SDIO can be sourced internally by the ESP32 from the VDD3P3\_RTC power domain:
  - When VDD\_SDIO operates at 3.3 V, it is driven directly by VDD3P3\_RTC through a 6  $\Omega$  resistor, therefore, there will be some voltage drop from VDD3P3\_RTC.
  - When VDD\_SDIO operates at 1.8 V, it can be generated from ESP32's internal LDO. The maximum current this LDO can offer is 40 mA, and the output voltage range is 1.65 V ~ 2.0 V.
- VDD\_SDIO can also be driven by an external power supply.
- Please refer to Section 2.3.1 Power Scheme, for more information.
- 3. Chips with a 3.3 V flash or PSRAM in-package: this minimum voltage is 3.0 V;
  - Chips with no flash or PSRAM in-package: this minimum voltage is 2.3 V;
  - For more information, see Section 1 ESP32 Series Comparison.
- 4. The operating temperature of ESP32-U4WDH ranges from -40 °C to 105 °C, due to the in-package flash.
  - The operating temperature of ESP32-DOWDR2-V3 ranges from -40 °C to 85 °C, due to the in-package PSRAM.
  - $\bullet$  For other chips that have no in-package flash or PSRAM, their operating temperature is -40 °C  $\sim$  125 °C.

-40

125

 $^{\circ}C$ 

<sup>&</sup>lt;sup>1</sup> The product proved to be fully functional after all its IO pins were pulled high while being connected to ground for 24 consecutive hours at ambient temperature of 25 °C.

#### DC Characteristics (3.3 V, 25 °C) 4.3

Table 4-3. DC Characteristics (3.3 V, 25 °C)

| Parameter                           | Description                                                                                                       | Min                                     | Тур  | Max                  | Unit                  |    |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------|----------------------|-----------------------|----|
| $C_{IN}$                            | Pin capacitance                                                                                                   |                                         | _    | 2                    | _                     | pF |
| $V_{IH}$                            | High-level input voltage                                                                                          | 0.75×VDD <sup>1</sup>                   | _    | VDD1+0.3             | V                     |    |
| $V_{IL}$                            | Low-level input voltage                                                                                           |                                         | -0.3 | _                    | 0.25×VDD <sup>1</sup> | V  |
| $ I_{IH} $                          | High-level input current                                                                                          |                                         | _    | _                    | 50                    | nΑ |
| <sub>IL</sub>                       | Low-level input current                                                                                           |                                         | _    | _                    | 50                    | nΑ |
| $V_{OH}$                            | High-level output voltage                                                                                         | 0.8×VDD <sup>1</sup>                    | _    | _                    | V                     |    |
| $V_{OL}$                            | Low-level output voltage                                                                                          | _                                       | _    | 0.1×VDD <sup>1</sup> | V                     |    |
|                                     | High-level source current (VDD $^1$ = 3.3 V, V <sub>OH</sub> >= 2.64 V, output drive strength set to the maximum) | VDD3P3_CPU power domain <sup>1, 2</sup> | _    | 40                   | _                     | mΑ |
| $   _{OH}$                          |                                                                                                                   | VDD3P3_RTC power domain <sup>1, 2</sup> | _    | 40                   | _                     | mA |
|                                     |                                                                                                                   | VDD_SDIO power domain <sup>1, 3</sup>   | _    | 20                   | _                     | mA |
| $ $ $ $ $ $ $ $ $ $ $ $ $ $ $ $ $ $ | Low-level sink current (VDD <sup>1</sup> = 3.3 V, $V_{OL}$ = 0.495 V, output drive strength set to the maximum)   |                                         | _    | 28                   | _                     | mA |
| $R_{PU}$                            | Resistance of internal pull-u                                                                                     | _                                       | 45   | _                    | kΩ                    |    |
| $R_{PD}$                            | Resistance of internal pull-o                                                                                     | _                                       | 45   | _                    | kΩ                    |    |
| $V_{IL\_nRST}$                      | Low-level input voltage of ( to shut down the chip                                                                | CHIP_PU                                 | _    | _                    | 0.6                   | V  |

- 1. Please see Table IO\_MUX for IO's power domain. VDD is the I/O voltage for a particular power domain of pins.
- 2. For VDD3P3\_CPU and VDD3P3\_RTC power domain, per-pin current sourced in the same domain is gradually reduced from around 40 mA to around 29 mA,  $V_{OH}$ >=2.64 V, as the number of current-source pins increases.
- 3. For VDD\_SDIO power domain, per-pin current sourced in the same domain is gradually reduced from around 30 mA to around 10 mA,  $V_{OH}$ >=2.64 V, as the number of current-source pins increases.

# **RF Current Consumption in Active Mode**

The current consumption measurements are taken with a 3.3 V supply at 25 °C of ambient temperature at the RF port. All transmitters' measurements are based on a 50% duty cycle.

Table 4-4. Current Consumption Depending on RF Modes

| Work Mode                                       | Min | Тур      | Max | Unit |
|-------------------------------------------------|-----|----------|-----|------|
| Transmit 802.11b, DSSS 1 Mbps, POUT = +19.5 dBm | _   | 240      | _   | mΑ   |
| Transmit 802.11g, OFDM 54 Mbps, POUT = +16 dBm  | _   | 190      | _   | mΑ   |
| Transmit 802.11n, OFDM MCS7, POUT = +14 dBm     | _   | 180      | _   | mΑ   |
| Receive 802.11b/g/n                             | _   | 95 ~ 100 | _   | mΑ   |
| Transmit BT/BLE, POUT = 0 dBm                   | _   | 130      | _   | mΑ   |
| Receive BT/BLE                                  | _   | 95 ~ 100 | _   | mΑ   |



### Disclaimer and Copyright Notice

Information in this document, including URL references, is subject to change without notice.

ALL THIRD PARTY'S INFORMATION IN THIS DOCUMENT IS PROVIDED AS IS WITH NO WARRANTIES TO ITS AUTHENTICITY AND ACCURACY.

NO WARRANTY IS PROVIDED TO THIS DOCUMENT FOR ITS MERCHANTABILITY, NON-INFRINGEMENT, FITNESS FOR ANY PARTICULAR PURPOSE, NOR DOES ANY WARRANTY OTHERWISE ARISING OUT OF ANY PROPOSAL, SPECIFICATION OR SAMPLE.

All liability, including liability for infringement of any proprietary rights, relating to use of information in this document is disclaimed. No licenses express or implied, by estoppel or otherwise, to any intellectual property rights are granted herein.

The Wi-Fi Alliance Member logo is a trademark of the Wi-Fi Alliance. The Bluetooth logo is a registered trademark of Bluetooth SIG.

All trade names, trademarks and registered trademarks mentioned in this document are property of their respective owners, and are hereby acknowledged.

Copyright © 2024 Espressif Systems (Shanghai) Co., Ltd. All rights reserved.